1 / 7

AIDA ASIC review Davide Braga Steve Thomas ASIC Design Group 11 February 2009

AIDA ASIC review Davide Braga Steve Thomas ASIC Design Group 11 February 2009. Top level – final version. Analogue inputs left edge Control/outputs right edge Power/bias top and bottom Most bias lines have two pads, with optional capacitors to gnd / Vdd. Bias voltage generation.

jcullen
Download Presentation

AIDA ASIC review Davide Braga Steve Thomas ASIC Design Group 11 February 2009

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. AIDA ASIC review Davide Braga Steve Thomas ASIC Design Group 11 February 2009

  2. Top level – final version Analogue inputs left edge Control/outputs right edge Power/bias top and bottom Most bias lines have two pads, with optional capacitors to gnd / Vdd

  3. Bias voltage generation External capacitor

  4. Module wire bonding examples Multiple bond wire lengths Power/bias lines horizontally Control signals/outputs vertically Single-line, parallel bonding Tracks with vertical orientation Staggered, two-row bonding Tracks mostly with vertical orientation

  5. Charge injection Bond-wire parasitics: Bond-wire capacitance across chip: C=peL/cosh-1(a/d) a=~7mm,d~25mm, L~1mm which gives C~4fF Injected charge Q=CV~12fC=75ke for single wire “Dummy” wires have opposite polarity signals. Electric field drops as r2 for a dipole, giving much lower coupling capacitance Dummy signals should to be bonded out, but tracks do not necessarily need to be routed any distance on the module. ~7mm ~2mm

  6. Differential outputs Analogue outputs: single-ended drive, reference pad has static voltage. No differential Cancellation. Digital outputs driven differentially from two pads Clock signal into pad, inverted signal driven out

  7. Future work: • Updates of documentation (pad definitions, functions, waveforms). • Preparation for testing – adapter board, waveform definitions, IMS chip tester interfacing. • Test report, including defining the optimal waveforms and analogue bias point. • Module floor-planning, capacitor selection, track resistance analysis. Time-scales: • Delivery of 100 ASICs : 20th April • Bonding into 40-pin dual-in-line packages: 1 week • Bonding onto modules: 1 week • Preliminary testing: 2 weeks • Waveform optimisation: 2 weeks • Bias optimisation: 2 weeks

More Related