1 / 10

Entegra ’ s SDR Module

Entegra ’ s SDR Module. Dual 14 bit 65Msps A/D converters with a sampling bandwidth of 200MHz. Dual 14 bit 100Msps D/A converters. 2 million equivalent gate Xilinx V2000E FPGA On-board RAM: 1MB Sync Burst SRAM, 128kB dual-port SRAM.

nerina
Download Presentation

Entegra ’ s SDR Module

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Entegra’s SDR Module • Dual 14 bit 65Msps A/D converters with a sampling bandwidth of 200MHz. • Dual 14 bit 100Msps D/A converters. • 2 million equivalent gate Xilinx V2000E FPGA • On-board RAM: 1MB Sync Burst SRAM, 128kB dual-port SRAM. • On-board high stability 10MHz reference and programmable DDS to support virtually any clock scheme currently in use. • 24/48 bit high speed LVDS or LV-TTL digital interface • 2MB FLASH ROM for FPGA configuration, also configurable via JTAG or DSP bus. • Omnibus DSP interface compatible with a range of Innovative Integration DSP cards. • Compact: 100mm x 160mm mezzanine mounting module.

  2. W-CDMA Downlink Simulator test-bed for experimenting with system partitioning in a user terminal

  3. Internal architecture of the physical channel processor FPGA

  4. The digital down-converter and filters

  5. Digital Up-Converter (DUC)

  6. Rake Receiver

  7. Searcher Receiver Matched Filter

  8. Eight Channel W-CDMA Transmitter

  9. Timing Controller

  10. DSP Software Structure

More Related