1 / 24

Seminar: Moderne Methoden der analogen Schaltungstechnik

2. Discrete-time Receiver. In deep submicron CMOS technology, time resolution is much higher than voltage resolution [6]Capacitor ratios are very precise tooA new architecture is needed, that exploits both these advantages. Solution: discrete-time Receiver, all-digital PLL and Digital Transmitter

frye
Download Presentation

Seminar: Moderne Methoden der analogen Schaltungstechnik

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


    1. 1 Seminar: Moderne Methoden der analogen Schaltungstechnik Teil II B: discrete-time Receiver Eugenio Di Gioia

    2. 2 Discrete-time Receiver In deep submicron CMOS technology, time resolution is much higher than voltage resolution [6] Capacitor ratios are very precise too A new architecture is needed, that exploits both these advantages. Solution: discrete-time Receiver, all-digital PLL and Digital Transmitter

    3. 3 Three main sections Discrete-time receiver Digitally Controlled Oscillator (DCO) + All Digital PLL (ADPLL) Transmitter (Digital Power Amplifier) Discrete-time Receiver and all-Digital Transmitter [6]

    4. 4 Part I Discrete-time Receiver

    5. 5 Discrete-time receiver

    6. 6 Traditional time-continuous mixer

    7. 7 Time-discrete mixer

    8. 8 Time-discrete mixer Bandpass sampling is the intentional aliasing of the information bandwidth of the signal [1] The input signal must be bandpass filtered It can be easily combined with a Sigma-Delta ADC (high sampling rate, high resolution, narrowband)

    9. 9 Bandpass sampling: frequency spectrum

    10. 10 Downsampling: frequency spectrum

    11. 11 Trade-offs Higher fs relaxes the A/A-Filter and reduces the effect of clock jitter [2] Lower fs means lower power consumption and easier circuit design (ADC and frequency synthesizers’ specifications are relaxed)

    12. 12 Noise Model of a subsampling receiver

    13. 13 Subsampling down-converter: LNA Noise [2] High-frequency noise of the LNA will be aliased A/A-Filter (Beq) must be very selective RF-Sampling is difficult: we need a BP-Filter centered at an RF-frequency with high selectivity

    14. 14 Input referred noise higher than in time continuous mixer because of the kT/C noise ß is the hold-time duty cycle (normally 0.5) Reduction of the kT/C Noise: Higher sampling frequency Larger sampling capacitors High Gain LNA: reduces the input-referred kT/C Noise Subsampling down-converter: kT/C Noise [3]

    15. 15 Subsampling down-converter: Jitter Jitter noise on the sampling frequency behaves like phase-noise in analog oscillators [3] Jitter is important only by strong input signal level (by small input the thermal noise dominates)

    16. 16 How to perform the bandpass anti-aliasing filtering? Time continuous at RF before the first mixer Time discrete FIR-Filters after the first downconversion mixer, at IF

    17. 17 FIR Filter (example with 23 taps) [3]

    18. 18 Scheme of the filter + downsampler [3]

    19. 19 Sampling of RF-Signals We saw that is, the jitter power is proportional to fin². The jitter-power is very high when sampling RF-Signals Variation of VGS while tracking causes an input-dependant sampling instant (variation of the sampling instant) ? Jitter [5]

    20. 20 Other input-dependent non idealities Variation of the on-resistance of the switch as a function of VGS = VCLK-VIN VT variation with VSB = -VIN Channel charge injection in the hold-capacitor ? error in the sampled value Solution: S/H circuit with constant VGS

    21. 21 Realization of a linearized sampling mixer with constant VGS of the sampling MOS [4]

    22. 22 Alternative solution: current sampling [6] Current sampling minimizes the effects of the MOS sizing Charge injection and clock feedthrough causes only DC-Offsets These Offsets can be cancelled through a current-feedback

    23. 23 Discrete-time Receiver [6] Sampling is performed at RF-Frequency (after LNA and RF-filtering) The successive decimation method is used Before every decimation DT-Anti-Aliasing Filtering is carried out

    24. 24 References [1] R. G. Vaughan et al. „The theory of bandpass sampling“, IEEE 1991 [2] S. Lindfors et al. „A 3-V 230-MHz CMOS Decimation Subsampler“, IEEE 2003 [3] D. Jakonis et al. „A 2.4-GHz RF Sampling Receiver Front-End in 0.18 µm CMOS“, IEEE 2005 [4] D. Jakonis et al. „A 1 GHz Linearized CMOS Track-and-Hold Circuit“, IEEE 2002 [5] B. Razavi, „Principles of Data Conversion System Design“, IEEE Press, 1995 [6] R. B. Staszewski et al. „All-Digital TX Frequency Synthesizer and Discrete-Time RX for Bluetooth Radio in 130-nm CMOS“, IEEE 2004 [7] R. B. Staszewski et al. „A first multigigahertz Digitally Controlled Oscillator for wireless applications“, IEEE 2003 [8] R. B. Staszewski et al. „All-Digital PLL and Transmitter for Mobile Phones“, IEEE 2005 [9] R. B. Staszewski et al. „Phase-Domain All-Digital Phase-Locked Loop“, IEEE 2005

More Related