1 / 26

Paging

Paging. Logical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available. Divide physical memory into fixed-sized blocks called frames (size is power of 2, between 512 bytes and 8192 bytes).

inigo
Download Presentation

Paging

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Paging • Logical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available. • Divide physical memory into fixed-sized blocks called frames (size is power of 2, between 512 bytes and 8192 bytes). • Divide logical memory into blocks of same size called pages. • Keep track of all free frames. • To run a program of size n pages, need to find n free frames and load program. • Set up a page table to translate logical to physical addresses. • Internal fragmentation. Operating System Concepts

  2. Address Translation Scheme • Address generated by CPU is divided into: V(p,d) – virtual (logical) address • Page number(p) – used as an index into a pagetable which contains base address of each page in physical memory. • Page offset(d) – combined with base address to define the physical memory address that is sent to the memory unit. Operating System Concepts

  3. Page Addressing 16 bit addresses - can address a space from 0 - (64K-1) (65536-1 = 65535) 0 to 216-1 0000000000000000 to 1111111111111111 1K page size ==> (page table size 26 -> 64 entries) 15 10 9 0 4K page size ==> (page table size 24 -> 16 entries) 15 12 11 0 Displacement (0 to 210-1 (1023)) Page # 0-63 Page # 0-15 Displacement (0 to 212-1 (4095)) Operating System Concepts

  4. Page Table Size • Each process has its own table • One entry for each possible page in process address space (dictated by address space) • Examples: • 16 bit address using 1K page size = (26) 64 page table entries • 16 bit address using 4K page size = (24) 16 page table entries • 32 bit address using 4K page size = (220) 1,028,576 (1Meg) • 64 bit address using 4K page size = (252) page table entries • Each page table entry might be a couple bytes! Operating System Concepts

  5. Page Map Table Entry • Page Frame number – physical page frame in RAM • Present/absent bit – • 0 indicates absent • 1 indicate present • Protection bits – bits indicating read/write/execute • Modified (dirty bit) – • 0 indicates page hasn’t been modified • 1 indicates page has been changed,needs to written to SS • Reference bits – bits to indicate reference info • Cache disabled – caching not allowed – used for memory mapped I/O Operating System Concepts

  6. Example of Address Translation V(12293) PTBR PMT Page displacement 64 64… 0011 0000 0000 0101 65… V( 3, 5) 66… + 67 pf=9=1001 + R(9,5) 1001 0000 0000 0101 16 bit address 4K page size Operating System Concepts

  7. Address Translation Architecture Operating System Concepts

  8. Paging Example Operating System Concepts

  9. Paging Example Operating System Concepts

  10. Free Frames Before allocation After allocation Operating System Concepts

  11. Implementation of Page Table • Page table is kept in main memory. • Page-tablebase register (PTBR) points to the page table. • Page-table length register (PTLR) indicates size of the page table. • In this scheme every data/instruction access requires two memory accesses. One for the page table and one for the data/instruction. • The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers(TLBs) Operating System Concepts

  12. Associative Memory • Associative memory – parallel search Address translation (A´, A´´) • If A´ is in associative register, get frame # out. • Otherwise get frame # from page table in memory Page # Frame # Operating System Concepts

  13. Paging Hardware With TLB Operating System Concepts

  14. Memory Protection • Memory protection implemented by associating protection bit with each frame. • Valid-invalid bit attached to each entry in the page table: • “valid” indicates that the associated page is in the process’ logical address space, and is thus a legal page. • “invalid” indicates that the page is not in the process’ logical address space. Operating System Concepts

  15. Valid (v) or Invalid (i) Bit In A Page Table Operating System Concepts

  16. Page Table Structure • Hierarchical Paging • Hashed Page Tables • Inverted Page Tables Operating System Concepts

  17. Hierarchical Page Tables • Break up the logical address space into multiple page tables. • A simple technique is a two-level page table. Operating System Concepts

  18. Two-Level Paging Example • A logical address (on 32-bit machine with 4K page size) is divided into: • a page number consisting of 20 bits. • a page offset consisting of 12 bits. • Since the page table is paged, the page number is further divided into: • a 10-bit page number. • a 10-bit page offset. • Thus, a logical address is as follows:where pi is an index into the outer page table, and p2 is the displacement within the page of the outer page table. page number page offset p2 pi d 10 12 10 Operating System Concepts

  19. Two-Level Page-Table Scheme Operating System Concepts

  20. Address-Translation Scheme • Address-translation scheme for a two-level 32-bit paging architecture Operating System Concepts

  21. Hashed Page Tables • Common in address spaces > 32 bits. • The virtual page number is hashed into a page table. This page table contains a chain of elements hashing to the same location. • Virtual page numbers are compared in this chain searching for a match. If a match is found, the corresponding physical frame is extracted. Operating System Concepts

  22. Hashed Page Table Operating System Concepts

  23. Inverted Page Table • One entry for each real page of memory. • 64 bit address = 264 , using 4K page size • 264/212 = 252 number of page table entries over 1 miliion gig for the PMT But… 32M of RAM (225) = 225/212 = 8192 PMT entries • Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs. • Entry consists of the virtual address of the page stored in that real memory location, with information about the process that owns that page. V(pid, vp, d) Operating System Concepts

  24. Inverted Page Table Architecture Operating System Concepts

  25. Shared Pages • Shared code • One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems). • Shared code must appear in same location in the logical address space of all processes. • Private code and data • Each process keeps a separate copy of the code and data. • The pages for the private code and data can appear anywhere in the logical address space. Operating System Concepts

  26. Shared Pages Example Operating System Concepts

More Related