1 / 11

Technion - Israel institute of technology department of Electrical Engineering

Technion - Israel institute of technology department of Electrical Engineering. 40Gbit Signal Generator for Ethernet. Characterization presentation. Developers : Ben-Elazar Doron and Atila Fuad Mentor : Dr. Bar-On David. Nov 16, 2010. High speed digital systems laboratory.

nizana
Download Presentation

Technion - Israel institute of technology department of Electrical Engineering

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Technion - Israel institute of technology department of Electrical Engineering 40Gbit Signal Generator for Ethernet Characterization presentation Developers : Ben-Elazar Doron and Atila Fuad Mentor : Dr. Bar-On David Nov 16, 2010 High speed digital systems laboratory

  2. 40Gbit SGAgenda • Background • Project Objectives • System Block Diagram • FPGA Block Diagram • Technical Specifications • Risks • Gantt Chart

  3. 40Gbit SGBackground • Debugging a modern communication chip requires the ability to generate high speed L1 & L2 Ethernet signals on all ports of the chip. • High speed Ethernet signals (41.25 GHz) can be generated by commercial tools, e.g. IXIA, however they are expensive and deal mainly with higher software layers.

  4. 40Gbit SGProject Objectives • The Target is to generate 40Gbps Ethernet channel • Split into two semesters: • Project A – Winter Sem. 2010/11: • 10Gbps Traffic. • generate hard coded patterns. • Project B – Spring Sem. 2011: • Continuation of Project A. • Generating 40Gbps Traffic. • GUI Software for Frame Stream Definition.

  5. 40Gbit SGSystem Block Diagram 10Gbps Signal Generator

  6. 40Gbit SGSystem Block Diagram Final 40Gps Signal Generator

  7. 40Gbit SGFPGA Block Diagram OUT CRC Frame Data Creator PCS PMA Frame Delay SERDES Command Unit Destination Address Header Machine Source Address CLOCK System Controller FSM Type/Length

  8. 40Gbit SGTechnicalSpecifications • Software Tools: • QuartusDesign Tool • Altera USB Programming Tool • The Mega Core Functions (PHY+PCS+PMA) • Hardware: • Altera Stratix IV with 10Gbps Ser-Des • Board with SFP+ Modules 10Gbps • Link Partner – IXIA • PC • Fiber Optic Cable • Hardware Programming Language: VERILOG • Output: Valid 802.3 Ethernet Packets Transmitted by 64b/66b coding protocol

  9. 40Gbit SGRisks • Board not arriving on time – We ordered the board 2 months ahead. • Defective modules – Ordering two boards. • Knowledge gap – Mini project with Altera.

  10. 40Gbit SG Gantt Chart

  11. 40Gbit SG Gantt Chart – In Depth

More Related